

# EE 314 Term Project

Spring 2022 FPGA Implementation of Simple Quality of Service (QoS) based Queueing

> Işık Emir Altunkol - 2442408 Özgür Gülsuna - 2307668

> > June 14, 2022

## **Problem Definition**

- QoS (Quality of Service) Network
- Optimize data flow according to:
  - 1) Latency Requirements
  - 2) Reliability Requirements

### **Problem Definition:** System Description



|          |                 | nber of transr<br>transferred a<br>Data               |                |       |
|----------|-----------------|-------------------------------------------------------|----------------|-------|
| Buffer 1 | Buffer 2        | Buffer 3                                              | Buffer 4       | Total |
| 40       | 20              | 15                                                    | 50             | 125   |
| Buffer 1 |                 | mber of recie<br>ekets from FI<br>buttons<br>Buffer 3 |                | Tota  |
| 50       | 25              | 15                                                    | 50             | 140   |
|          | Nun<br>Buffer 2 | nber of dropp<br>packets<br>Buffer 3                  | ed<br>Buffer 4 | Total |
| Buffer 1 |                 |                                                       |                |       |

#### **Problem Definition:**

#### Specifications and Requirements

#### 2.2 Project Requirements

To define the requirements one by one as a list:

- You are going to design the main screen using the VGA interface, at 640× 480 resolution. On your main screen, which may resemble Figure 1,
  - 1. You should present the buffers and the available data values inside the buffers.
  - 2. The number of transmitted packets, the number of received packets, and the number of dropped packets should be printed.
- When new data arrives via FPGA buttons, buffer contents and the corresponding numbers on the right-hand side should change.
- At every 3 seconds, a single register from one of the buffers is read and should be printed as output. Also, necessary deletion operations and number updates should be performed.

### Reliability and Latency Criteria

**Latency Decision Parameter:** 

t[3:0]: Clock count since a data arrived in buffer i is stored in t[i]

Reliability Decision Parameter:

f[3:0]: fullness of each buffer i is stored in f[i]



#### Weighted Decision Algorithm

Latency Weights:

W<sub>L</sub>[3:0]: Should be pre-defined as a system parameter

 $W_{L1} > W_{L2} > W_{L3} > W_{L4}$ 

Reliability Weights:

W<sub>R</sub>[3:0]: Should be pre-defined as a system parameter

$$W_{R4} > W_{R3} > W_{R2} > W_{R1}$$

### Weighted Decision Algorithm

#### **Overall Decision Function:**

R[3:0]: Weighted sum of the latency and reliability decision parameters calculated as follows:

$$\begin{bmatrix} R_1 \\ R_2 \\ R_3 \\ R_4 \end{bmatrix} = \begin{bmatrix} W_{L1} \cdot t_1 + W_{R1} \cdot f_1 \\ W_{L2} \cdot t_2 + W_{R2} \cdot f_2 \\ W_{L3} \cdot t_3 + W_{R3} \cdot f_3 \\ W_{L4} \cdot t_4 + W_{R4} \cdot f_4 \end{bmatrix}$$

### Determination of Weights

- ☐ Genetic Optimization: NSGA-II Algorithm
- Cost function evaluated for every simulation
- ☐ Find the best possible weights for a randomized input



#### **Cost Functions**

#### **Drop Penalties:**

d[3:0]: Drop count for every buffer per simulation

D[3:0]: Should be pre-defined before the optimization

#### **Latency Penalties:**

a[3:0]: Average latency for each buffer, per simulation

L[3:0]: Should be pre-defined before the optimization

$$C_R = D_1 d_1 + D_2 d_2 + D_3 d_3 + D_4 d_4$$

$$C_L = L_1 a_1 + L_2 a_2 + L_3 a_3 + L_4 a_4$$

# Algorithm Flowchart







Thank you for your attention.